Please use this identifier to cite or link to this item:
http://nopr.niscpr.res.in/handle/123456789/29804
Title: | Structure and performance of a new data clock time recovery phase locked loop |
Authors: | Sarkar, B C De, B Sarkar, S |
Issue Date: | Oct-1996 |
Publisher: | NISCAIR-CSIR, India |
Abstract: | A new phase locked loop (PIL)-based data clock recovery circuit having non-linear error control characteristics has been proposed. Its performance has been studied by analytical means, by numerically solving the system eqution using computer, and by hardware experiment in the radio frequency band. Different performance-measuring parameters of the system such as acquisition range and transient response time obtained by different methods confirm the improved response of the proposed circuit compared to the conventional system. |
Page(s): | 185-190 |
ISSN: | 0975-1017 (Online); 0971-4588 (Print) |
Appears in Collections: | IJEMS Vol.03(5) [October 1996] |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
IJEMS 3(5) 185-190.pdf | 826 kB | Adobe PDF | View/Open |
Items in NOPR are protected by copyright, with all rights reserved, unless otherwise indicated.